

SVME/DMV-186 Freescale QorlQ<sup>™</sup> P4080-based VME Single Board Computer



#### Features

- Freescale<sup>™</sup> QorlQ<sup>™</sup> P4040/4080 up to 1.5 GHz
  - Four/eight e500mc processor cores
  - Each core has 64 KB L1 cache
  - Each core has 128 KB L2 cache with ECC
  - Two DDR3 memory controllers with 1 MB L3 frontside cache ECC
  - Three Gigabit Ethernet controllers
  - Two USB ports
  - Serial I/O controller
  - Two I2C channels
  - One PCI Express<sup>®</sup> (PCIe) interface
  - Integrated DMA controllers
- Up to 4 GB DDR3 SDRAM with ECC
  - Dual-channel memory controllers
- 256 or 512 MB NOR flash with write protection
- 8 GB onboard NAND flash
- Permanent Alternate Boot Site (PABS) provides backup boot capability
- 512 KB FRAM
- IDT Tempe TSI148 VME64 master/slave interface with VME DMA (2esst capable)
- Three Gigabit Ethernet interfaces
  - 1 Front panel Standard product air-cooled only
  - 2 Backplane
- Two XMC/PMC mezzanine sites
  - One site is 5 V tolerant, 133 MHz PCI-X PMC or 8-lane PCIe XMC
  - Second site is 3.3V tolerant, 100 MHz PCI-X PMC or 8-lane PCIe XMC
- Four asynchronous EIA-232 serial ports

#### Learn More

Web / cwcdefense.com/sales Email / defensesales@curtisswright.com



- Up to 4 HDLC/SDLC-capable sync/async EIA-232/422/485 serial channels
- Up to 14 LVTTL discrete I/O signals
- Up to 16 EIA-422/485 differential discrete signals (eight inputs, eight outputs)
- Multi-board synchronous clock
- Two channel MIL-STD-1553 option
- Two channel SATA 1.0 option
- Two USB 2.0 ports (one front panel, one backplane)
- Six general-purpose 32-bit timers in core functions FPGA
- Two 4-channel DMA engines
- Eight global timers organized as two groups of four in the P4080 Multi-core Programmable Interface Controller (MPIC)
- Two avionics-style watchdog timers
- Real Time Clock with +5V STDBY switch over
- Eight temperature sensors
- Ability to monitor on board voltage and current for real time power measurements
- Supports 5V only operations
- Continuum Software Architecture (CSA) firmware with extensive diagnostics
- Wind River<sup>®</sup> VxWorks<sup>®</sup> 6.8 Workbench<sup>®</sup> 3.x support
- Wind River<sup>®</sup> Linux<sup>®</sup> 4.x
- INTEGRITY<sup>®</sup> available from Green Hills Software
- Range of air- and conduction-cooled ruggedization levels
   available





#### Overview

The VME-186 is the next generation of VME single board computer (SBC) from Curtiss-Wright Controls Defense Solutions. It is well suited to the embedded and military/ aerospace markets which can take advantage of and utilize this form factor and feature set in their demanding applications.

The VME-186 is based on Freescale's high-performance QorlQ<sup>™</sup> P4080 SOC multi-core processor. Available in versions with up to eight Power Architecture<sup>™</sup> Cores running up to 1.5 GHz, and up to 4 GB of high-bandwidth DDR3 SDRAM, the VME-186 provides high-performance processing, and a long list of features and I/O interfaces to satisfy the most demanding requirements of embedded computing. Available in a full range of environmental build grades, the VME-186 is targeted to the challenging data processing and control requirements for embedded systems in tactical aircraft, armored vehicles and harsh environment naval systems. For retrofit and technology insertion applications, the VME-186 offers a superset of the I/O features of earlier generations of Curtiss-Wright's VME 18x PowerPC<sup>®</sup> SBCs. As a member of Curtiss-Wright's continuously evolving product line of PowerPC SBCs including the SVME/DMV-179, 181, 182, 183 and 184, the VME-186 supports the life-cycle model of successive technology insertions throughout a platform's lifetime.

The VME-186 will occupy a standard 0.8" slot.



#### Figure 1: SVME/DMV-186 Core Processing Architecture

#### Eight Core Freescale<sup>™</sup> Power Architecture<sup>™</sup> QorlQ<sup>™</sup> P4040/4080 PowerPC

The processing function of the VME-186 is provided by the QorlQ P4040/4080. The P4040/4080 SOC includes the following functions and features used on the 186:

- Four or Eight e500mc Power Architecture cores, each with a backside 128 KB L2 Cache with ECC
  - Three levels of instructions: User, Supervisor, Ultravisor
  - Independent boot and reset
  - Secure boot capability
- Dual front side 1 MB L3 Caches with ECC. One associated with each memory controller
- CoreNet bridges between the CoreNet fabric I/Os, datapath accelerators, and high and low-speed peripheral interfaces
- Three 1 GbE controllers
- Two 64-byte DDR2/DDR3 SDRAM memory controllers with ECC
- Multi-core Programmable Interrupt Controller
- Four I2C controllers
- Four 2-pin UARTs
- Two 4-channel DMA engines
- Enhanced local bus controller (eLBC)
- One PCI Express<sup>®</sup> (PCIe) 2.0 controller/port
- Datapath Acceleration Architecture incorporating acceleration for the following functions
  - Packet Parsing, classification, and distribution
  - Queue Management for scheduling, packet sequencing, and congestion management
  - Hardware Buffer Management for buffer allocation and de-allocation
  - Encryption/decryption (SEC 4.0)
  - Regex Pattern Matching (PME 2.0)

Table 1 compares the key characteristics (and performance gains) of the P4080 to the previous generation VME-184 SBC based on the MPC864x processor.

# Table 1: VME-184 to VME-186 Comparison

|                           | 184                          | 186                           |
|---------------------------|------------------------------|-------------------------------|
| Processor                 | Single MPC8641D              | Single P4080                  |
| Number Cores              | Two e600 cores @<br>1.2 GHz  | Eight e500mc<br>up to 1.5 GHz |
| Memory Banks              | Dual DDR2 at<br>500 MHz      | Dual DDR3 at<br>1066 MHz      |
| Memory Bandwidth<br>(Max) | 8.6 GB/s (DDR266)            | 17.05 GB/s (DDR533)           |
| XMC Sites                 | One x8 PCle +<br>One x4 PCle | Two x8 PCle                   |
| PMC Sites                 | Two PCI-x                    | Two PCI-x                     |
| I/O Routing               |                              |                               |
| XMC/PMC Site              | 64 PMC IO (PN4)              | 64 PMC IO (PN4)               |
| XMC Sites                 | -                            | -                             |

## Double Data Rate (DDR3) SDRAM

The VME-186 has two independent DDR3 memory controllers supporting two banks of DDR3 SDRAM. The VME-186 may be fitted with 1 GB, 2 GB or 4 GB of DDR3 SDRAM. The DDR3 interface operates at a rate up to 1066 MHz resulting in a peak bandwidth of 8.6 GB/s per memory bank, 17.2 GB/s total.

To preserve data integrity, the SDRAM is provided with ECC circuitry that detects and corrects all single-bit data errors, detects all double-bit errors, and detects all 1-bit and 2-bit errors within the same nibble. The SDRAM is accessible from the processor, VME and PCIe interfaces. Subject to the configuration of BSP settings controlling the memory management of the P4080 processor, the memory can be accessed from the local XMC/PMC devices and VME.

#### NOR Flash Memory

The VME-186 is available with 256 MB or 512 MB of flash memory. The flash will retain data for 20 years at \*85°C, assuming that the sector containing the data has less than 1,000 erase cycles. The data retention drops as erase cycle count increases. After 10,000 cycles, data retention is for 10 years. After 100,000 cycles, data corruption will likely be noticeable in one year. Read performance of the flash array is optimized in order to minimize system boot up time for applications such as avionics mission computers where fast restarts after power interruptions are critical. For absolute security against inadvertent flash programming or corruption, a hardware jumper is provided to disable writing to flash. The CSA firmware of the VME-186 provides flash programming functions with support for downloading flash images over Ethernet. See the separate CSA firmware data sheet for details. See the Non-volatile Memory Security section for more information on write protection and scrub features.

## NAND Flash

The VME-186 comes configured with 8 GB of NAND flash through a SATA interface.

#### Permanent Alternate Boot Site (PABS)

PABS provides a backup boot capability in the event that the firmware in the main flash becomes corrupted. This can occur because of an error during reprogramming or an incorrect image being loaded. PABS provides users with a convenient mechanism to recover from corruption of the main NOR flash without removing the card from the system in which it is installed. An on-board jumper and a backplane signal (ALT\_BOOT) are provided to cause the card to boot from PABS, thus allowing a user to reinstall the standard firmware load. The PABS feature guarantees that a card will never need to be removed from a system to perform NOR flash updates.

#### FRAM

A Ramtron FM22L16 Ferroelectric Random Access Memory (FRAM) provides 512 KB of fast, non-volatile storage of mission state data that must not be lost when power is removed. FRAM reads and writes like standard SRAM and as with all FRAM devices, writes occur at bus speed and are immediately non-volatile. The FRAM memory is non-volatile due to its unique ferroelectric memory process which means that data is retained after power is removed. It provides data retention for over 10 years. Fast write timing and high write endurance make FRAM superior to other types of memory. The FM22L16 includes a low voltage monitor that blocks access to the memory array when VDD drops below a critical threshold. The memory is protected against inadvertent access and data corruption under this condition. The device also features software-controlled write protection.

# **Non-volatile Memory Security**

The VME-186, as well as other Curtiss-Wright Continuum Architecture products, provides for the management of nonvolatile memory devices in classified circumstances. All of the non-volatile devices, flash, PABS flash, FRAM and FPGA PROM may be individually write-protected by a hardware jumper. The jumpers may be visually inspected to conform to security procedures. The CSA firmware of the VME-186 provides non-volatile scrub functions to perform a secure erase per NISPOM requirements.

## The VME-186 I/O System

The VME-186 features a large number of I/O interfaces including EIA-232, EIA-422/485 serial, USB, Ethernet, MIL-STD-1553, SATA, TTL and differential discrete I/O. The VME-186 provides for an I/O expansion facility with the inclusion of the Interface Personality Module (IPM). The IPM concept, carried forward from the VME-182, 183 and 184 SBCs as well as the VPX6-185, is a connectorized subassembly that can either simply provide physical-level transceivers for controller devices implemented in the core functions FPGA, or it can host PCI peripherals such as a SATA interface device. Some of the optional I/O features are implemented with IPM modules. Refer to Table 2 for a summary of the I/O configurations that are available on the VME-186.

## VME Interface

The VME-186 is equipped with a VME master/slave interface that supports the VME64x, 2eVME, and 2eSST protocols. The interface is implemented with the IDT's Tsi148 PCI-X to VME bridge. The Tsi148 supports the newest 2eSST VMEbus transfer protocol offering the maximum possible VME performance, while retaining full backwards compatibility with legacy VME systems. The VMEbus can be mapped into the memory space of the P4040/4080, and similarly transfers from VME can be destined for the VME-186 local SDRAM. The Tsi148 features internal DMA engines to move data between local memory and the VMEbus. The VME-186 can also be ordered without the Tsi148 installed for customers interested in reduced cost and power.

## **Gigabit Ethernet Interface**

The VME-186 is equipped with up to three 10/100/1000 Base-TX Ethernet interfaces, all implemented within the P4040/4080. One Ethernet is 10/100/1000Base-T capable and configured only to the front panel connector. The second Ethernet is also 10/100/1000 Base-T capable and is routed to the P0 connector. The third Ethernet is connected to the P2 connector and is either 10/100- or 10/100/1000Base-T capable depending on the particular IPM installed - see Table 2. The Ethernet controllers integrate a number of features designed to minimize processor



loading due to Ethernet traffic. These include dedicated DMA engines, support for jumbo packets up to 9 KB, efficient buffer management schemes, checksum calculation for IP, TCP, and UDP, and interrupt coalescence.

# Dual Serial ATA (SATA) Interface Option

The VME-186 optionally provides two SATA 1.0 (1.5 Gb/s) interfaces based on the Silicon Image 3124 device. Each interface incorporates several performance-enhancing features such as:

- Independent DMA channel with 2K FIFO
- Independent command fetch, scatter/gather, and command execution

See Table 2 for configurations that include SATA.

## Four EIA-232 Serial Ports

All VME-186 configurations have four EAI-232 serial channels. There are two routed to the backplane for conduction cooled variants, and an extra two routed to the front panel in air-cooled variants. The EIA-232 serial ports (channels 1, 2, 7, 8) support asynchronous communications with one transmit and one receive signal. One serial port supports the use of the DTR signal to automatically detect the connection of a data terminal and can be used to control the boot-up sequence of the card if desired. The four serial ports are implemented with the P4080's dual DUARTs. The baud rate of all four ports can be set independently from 300 to 115200.

## Four EIA-232/422/485 Serial Port Option

The VME-186 is available in configurations with one, two or four additional serial ports (channel numbers 3-6). These additional serial ports are implemented with a 85230 Serial Communication Controller (SCC) core in both the core functions FPGA for all of the IPM modules, and the FPGA on the Mode 6 serial IPM. All of the serial ports support asynchronous communication with baud rates of 300-115200. All of the serial ports support synchronous HDLC/ SDLC communications at up to 2.0 Mb/s. In synchronous mode a full range of data encoding schemes are supported (NRZ, NRZI Mark, NRZI Space, FMO, FM1, Manchester, and Differential Manchester). The synchronous ports support separate transmit and receive clock signals and can use internal or external clocking, or clock encoded schemes. All of the serial ports support software selection of either EIA-232 (async only) or EIA-442/485 (sync or async) signal levels. See the Differential Discrete I/O section

below for information on how the VME-186 provides the capability to control each of the EIA-422/485 drivers and receivers as differential-mode discrete signals for use as serial control signals or general purpose I/O. See Table 2 for configurations that include the optional 232/422/485 serial channels.

# LVTTL Discrete Digital I/O Option

The VME-186 optionally provides 14-bits of LVTTL compatible discrete digital I/O. Each bit is individually programmable to be an input or output. Each I/O bit is capable of generating an interrupt upon a change of state, with programmable edge detection The output drive current is 24mA. See Table 2 for configurations that include the optional DIO signals.

# Differential Discrete Digital I/O

The VME-186 provides the capability to control each of the EIA-422/485 drivers and receivers as differential-mode discrete signals via registers in the core functions FPGA. This allows flexibility in how the drivers and receivers are used. The choice of whether the drivers and receivers are attached to serial ports or used as discrete differential I/O is software selectable on a per-serial channel basis. When configured as discrete differential I/O, the drivers and receivers can be used as serial-line control signals (RTS, CD, etc.) in conjunction with another serial channel, or used as generalpurpose differential mode control signals unrelated to serial I/O requirements. Differential discrete inputs can generate an interrupt upon a change of state, with programmable edge direction. Note that if the serial channel physical levels are set to EIA-232, then discrete digital I/O at EIA-232 levels is obtained.

## Two USB 2.0 Ports

The VME-186 provide two USB ports integrated into the P4040/4080. Each port can handle high-speed (480 Mb/s), full-speed (12 Mb/s), and low-speed (1.5 Mb/s) operation. When operating at low-speed or full-speed, each port is managed by independent OHCI-compliant controllers internal to the P4080. One EHCI-compliant controller manages any ports operating in high-speed mode.

One USB port is accessible on the front panel connector (aircooled only) and the other is accessible on the PO connector. Each port provides a <sup>+</sup>5 V output to power external USB devices such as keyboards.



# Table 2: Summary of I/O Options

| Mode                                | Front Panel (air-cooled only)                                                                                                                                              | PO Connector                                                                                                                                                                        | P2 Connector                                                                                                                                                                                                                                                                   |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>(standard product)             | <ul> <li>Serial 1, EIA-232</li> <li>Serial 2, EIA-232</li> <li>USB port 2</li> <li>Card reset push button</li> <li>Serial 7, EIA-232</li> <li>Serial 8, EIA-232</li> </ul> | <ul> <li>PMC site #1 I/O</li> <li>ENETPO (GbE)</li> <li>USB 2</li> <li>Carfail status out</li> <li>Card reset input</li> <li>ALT_BOOT input</li> <li>No TTL discrete I/O</li> </ul> | <ul> <li>PMC site 2 I/O (rows A &amp; C)</li> <li>ENETP2 (10/100)</li> <li>Serial 1, EIA-232</li> <li>Serial 2, EIA-232</li> </ul>                                                                                                                                             |
| 6<br>(standard product)             | Same                                                                                                                                                                       | Same as Mode 0 plus 14 TTL<br>discrete I/O                                                                                                                                          | <ul> <li>PMC site 2 I/O (rows A &amp; C)</li> <li>ENETP2 (10/100)</li> <li>Serial 1, EIA-232</li> <li>Serial 2, EIA-232</li> <li>Serial 3, EIA-232/422/485</li> <li>Serial 4, EIA-232/422/485</li> <li>Serial 5, EIA-232/422/485</li> <li>Serial 6, EIA-232/422/485</li> </ul> |
| 8<br>(by customer specific request) | Same                                                                                                                                                                       | Same as Mode 0 plus 14 TTL<br>discrete I/O                                                                                                                                          | <ul> <li>PMC site 2 I/O (rows A &amp; C)</li> <li>ENETP2 (GbE)</li> <li>Serial 1, EIA-232</li> <li>Serial 2, EIA-232</li> <li>Serial 3, EIA-232/422/485</li> <li>Serial 4, EIA-232/422/485</li> <li>MIL-STD-1553 #1</li> </ul>                                                 |
| 9<br>(standard product)             | Same                                                                                                                                                                       | Same as Mode 0 plus 14 TTL<br>discrete I/O                                                                                                                                          | <ul> <li>PMC site 2 I/O (rows A &amp; C)</li> <li>ENETP2 (GbE)</li> <li>Serial 1, EIA-232</li> <li>Serial 2, EIA-232</li> <li>Serial 3, EIA-232/422/485</li> <li>Serial 4, EIA-232/422/485</li> <li>MIL-STD-1553 #1</li> <li>MIL-STD-1553 #2</li> </ul>                        |
| 10<br>(standard product)            | Same                                                                                                                                                                       | Same as Mode 0 plus 14 TTL<br>discrete I/O                                                                                                                                          | • Same as Mode 9 but only no MIL-STD-1553                                                                                                                                                                                                                                      |
| 11<br>(standard product)            | Same                                                                                                                                                                       | Same as Mode 0 plus 14 TTL<br>discrete I/O                                                                                                                                          | <ul> <li>PMC site 2 I/O (rows A &amp; C)</li> <li>ENETP2 (GbE)</li> <li>Serial 1, EIA-232</li> <li>Serial 2, EIA-232</li> <li>Serial 3, EIA-232/422/485</li> <li>Serial 4, EIA-232/422/485</li> <li>MIL-STD-1553 #1</li> <li>SATA #1</li> <li>SATA #2</li> </ul>               |
| 12<br>(standard product)            | Same                                                                                                                                                                       | Same as Mode 0 plus 14 TTL<br>discrete I/O                                                                                                                                          | Same as Mode 11 but without MIL-STD-1553                                                                                                                                                                                                                                       |



## Two Channel MIL-STD-1553 Option

The VME-186 provides up to two MIL-STD-1553 channels implemented with DDC 65864 micro-ACE TE devices offering the following key features:

- Support for MIL-STD-1553A, MIL-STD-1553B Notice 2, and STANAG 3838 protocols
- BC, RT, MT modes independently selectable for each channel
- Choice of transformer-coupled (standard) or directcoupled outputs (on a special order basis)
- MIL-STD-1760 amplitude compliant (optional)
- 64K words of RAM per channel, with parity
- PCI interface is 33 MHz, 32-bit and supports burst writes with a FIFO for up to one complete MIL-STD-1553 message
- Transmit Inhibit input for each channel
- Bus Controller features:
  - Highly autonomous bus controller with built-in message sequence control engine for multi-frame message scheduling, branching, and asynchronous message insertion
  - Programmable inter-message gap size
  - Single frame or auto-repeat modes
  - Automatic retries
  - Time-tag can be transmitted with Synchronize With Data mode code
  - External Trigger input for each channel
- Remote Terminal features
  - Programmable illegalization of RT commands
  - Busy bit programmable on a sub-address basis
  - 16-bit time-tag option with options of 2, 4, 8, 16, 32, or 64µsec/LSB based on internal clock
  - External Time-tag Clock Input
  - Time-tag can be set via Synchronize with Data Mode Code
  - External Subsystem Flag Input
- Monitoring Terminal features
  - Selective message monitor mode, use for selecting monitoring based on RT address, Transmit/Receive bit, and Sub-address
  - Simultaneous RT and monitor modes The RT address for each channel can be set by software

A backplane configuration input is provided for each channel that can cause the RT address to be set by a subset of the TTL discrete digital I/O lines. To meet the MIL-STD-1760 First Response requirement of an RT response within 150msec, one of the MIL-STD-1553 channels initializes as an RT with the Busy status word bit set. This requires that the MIL-STD-1553 channel be configured to set the RT address in hardware.

Curtiss-Wright's driver software for the VME-186's MIL-STD-1553 channels provides a flexible, easy to use, and robust applications programming interface (API). The driver supports BC, RT, and MT modes of operation, and offers a high-degree of compatibility to the proven software driver provided for Curtiss-Wright's popular PMC-601 MIL-STD-1553 module. Source code is provided for user reference. The MIL-STD-1553 driver for the VME-186 is sold separately from the hardware and the VME-186 BSPs.

## **Real-Time Clock (RTC)**

A Maxim/Dallas Semiconductor DS3231 RTC chip provides the RTC function. It contains registers for century, year, month, day, hours, minutes, and seconds. The RTC is capable of generating alarm interrupts. The RTC draws its power from +5 V. In the event of loss of backplane +5 V power, the RTC will automatically switch over to draw power from the backplane +5V STDBY.

#### **Extensive Timing Resources**

The VME-186 provides a large number of timing resources to facilitate precise timing and control of system events. The list of available timers is shown in Table 3.

## **Avionics Watchdog Timers**

The VME-186 provides two watchdog timers. Each watchdog timer is a presettable down-counter with a resolution of 1 µsec. Time-out periods from 1 msec to 33 seconds can be programmed. Initialization software can select whether a watchdog exception event causes a software interrupt, a processor reset, a card reset or a system reset. Once enabled to cause a reset, the watchdog cannot be disabled. A watchdog event indicator discrete signal is output to the backplane.

The watchdog timer can be used in two ways. As a standard watchdog timer, a single time period is programmed which defines a maximum interval between writes to the watchdog register. For increased system integrity, the watchdog can optionally be configured to operate in "Avionics" mode



whereby a minimum interval between writes to the watchdog register is also enforced. In other words, writing to the watchdog register too soon or too late causes an exception event.

## **General Purpose DMA Controllers**

The P4080 provides two 4-channel DMA controllers that are available for general purpose use. The DMA controller can be used for transferring blocks of data between the SDRAM, flash memory, device bus peripherals, and the PCI busses. Direct and descriptor-driven chained operation are supported, as are source and destination striding. The DMA controllers also feature a bandwidth management feature to allow the user to control the distribution of bandwidth between the four DMA channels.

## **XMC/PMC Sites**

The VME-186 is equipped with two adjacent mezzanine sites. Both mezzanines are capable of supporting an IEEE 1386 PMC or VITA 42.3 XMC module with 64-bits of Pn4 I/O backplane connectors, as per VITA 35.

On conduction-cooled cards, the XMC/PMC sites adhere to the VITA 20- 2001 (R2005) conduction-cooled PCI Mezzanine Card (PMC) standard specifications. To optimize the thermal transfer from XMC/PMC modules to the base card, the standard VME-186 thermal frame incorporates both the Primary and Secondary thermal interfaces as defined by VITA 20-2001.

The VME-186 is capable of hosting Processor PMCs in non-Monarch mode as described in the VITA 32-2003 draft standard (the Monarch# signal is pulled to VIO). The VME-186 does not support the optional second PCI agent, the optional EREADY signal, or the optional RESETOUT# signal.

Table 4 provides details on the capabilities of both mezzanine sites.

#### Table 3: VME-186 Timing Resources

| Timer                         | Implementation         | Туре                                                                                          | Size   | Tick Rate/Period | Maximum<br>Duration |
|-------------------------------|------------------------|-----------------------------------------------------------------------------------------------|--------|------------------|---------------------|
| PowerPC Time Base<br>Register | One per CPU            | Free Running Counter                                                                          | 64-bit | 125 MHz/8 nsec   | 4,676 yrs           |
| PowerPC Decrementer           | One per CPU            | Presettable, Readable Downcounter                                                             | 32-bit | 125 MHz/8 nsec   | 34.35 sec           |
| General Purpose #0-7          | P4040/4080 MPIC        | Presettable, Readable Downcounter with auto-read and stop options, divide by 8, 16, 32 and 64 | 32-bit | Divide 16        | 114 sec             |
| RTC Alarm                     | RTC                    | Alarm Interrupt                                                                               | -      | -                | -                   |
| Watchdog timers               | Core Functions<br>FPGA | Presettable, Readable Downcounter with interrupt or reset on terminal count                   | 25-bit | 1 MHz/1 usec     | 33.55 sec           |
| System Timers #1-6            | Core Functions<br>FPGA | Presettable, Readable Downcounter with interrupt on terminal count                            | 32-bit | 50 MHz/20 nsec   | 85.9 sec            |

#### Table 4: VME-186 PMC/XMC Specifications

| Function       | Site 1                                                                                                                                                              | Site 2                                                                                                |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Location       | Top of card                                                                                                                                                         | Middle of card                                                                                        |
| PCI Interface  | <ul> <li>PCI-X 64-bit 100 MHz via 4-lane PCIe/PCI bridge</li> <li>Shared with TS148</li> </ul>                                                                      | PCI-X 64-bit 133 MHz via 4-lane PCIe/PCI bridge                                                       |
| PCle Interface | <ul> <li>Up to 8-lane per VITA 42.3</li> <li>2 GB/s peak simultaneous transmit and receive</li> </ul>                                                               | <ul> <li>Up to 8-lane per VITA 42.3</li> <li>2 GB/s peak simultaneous transmit and receive</li> </ul> |
| Pn4 I/O        | 64-bits mapped as per VITA35                                                                                                                                        | 64-bits mapped as per VITA 35                                                                         |
| VIO            | 3.3 V only                                                                                                                                                          | Jumper select for 3.3 V or 5 V                                                                        |
| 3.3 V Power    | <ul> <li>Provided from onboard PSU, 13 W maximum to any one site</li> <li>16.5 W total maximum</li> <li>The 3.3 V is sequenced with the main board power</li> </ul> |                                                                                                       |
| 5.0 V Power    | <ul> <li>Drawn from backplane 5.0 V</li> <li>20 W maximum to any one site, 30 W maximum total</li> <li>The 5 V is sequenced with the main board power</li> </ul>    |                                                                                                       |



The VME-186 SBC provides run/fail status by asserting a backplane signal and illuminating a red front panel LED in the event the diagnostics detect a card failure. There is also a software controlled green LED that the application can use to indicate status of CPU cores. A card reset signal is available on the backplane connectors and on the front panel connector on air-cooled cards. The front panel cable for the VME-186 includes a push button switch that interfaces to this signal to allow the card to be reset without doing a full system reset.

## **Debug Interfaces**

For debugging purposes, the VME-186 provides an onboard header for access to the P4080 COP port. Customers can order a cable to interface between the onboard COP header and the traditional COP interface.

For use of a COP emulator with the VME-186, consult Curtiss-Wright.

#### **Temperature Sensors**

The VME-186 provides eight sensors to measure board and processor temperatures. There is one sensor in the 4040/4080, one in the Ethernet PHY and six additional ones on the card.

## **Current and Voltage Sensors**

The VME-186 provides the user with the ability to measure current and voltage of onboard power supplies. Refer to the hardware user manual for more details.

## **Designed for Harsh Environments**

To cost-effectively address a diverse range of military/ aerospace applications, the VME-186 is available in a range of ruggedization levels, both air- and conductioncooled. All versions are functionally identical, with aircooled versions (SVME) available in Curtiss-Wright's ruggedization Levels 0 and 100, and conduction-cooled versions (DMV) in Levels 100 and 200. Air-cooled level 200 is available on a special order basis. Curtiss-Wright's standard Ruggedization Guidelines define the environmental tolerance of each ruggedization level (see Curtiss-Wright Ruggedization Guidelines factsheet for more information).

#### Enhanced Thermal Management for Conduction-Cooled Applications

For those demanding application environments that require conduction-cooling, the SVME/DMV-186 uses a combination of thermal management layers within the Printed Wiring Board (PWB) and an aluminum thermal frame that provides a cooling path for the PMC sites and for high-power components such as the processors, caches, and bridge device. The VME-186 thermal frame employs a number of innovative design techniques to keep the temperature rise of the electronic components to a minimum, thus increasing the long-term reliability of the product:

- Provision of both primary and secondary thermal interfaces on PMC sites
- Mid-plane thermal shunts for mezzanine sites
- TherMax design approach
- Full-width thermal interface to chassis slot wall

#### Figure 2: Representative Thermal Frame



Thermal Frame

## **Mid-plane Thermal Shunts for PMCs**

To optimize the conduction-cooling of high-performance, high-power PMC modules such as graphics or networking PMCs, the VME-186 thermal frame incorporates mid-plane thermal shunts for the PMC sites. High-power PMCs can include a mating cooling surface on the PMC module to contact the mid-plane thermal shunt. By taking advantage of the thermal shunt, suitably designed PMC modules can significantly lower the heat rise from the VME-186 card edge to the PMC components. The midplane thermal shunt does not impinge on the VITA 20- allowed component height.



#### TherMax-style Thermal Frame

A TherMax thermal frame provides an unbroken metallic path from the PMC sites and shunted components to the back- side cooling surface of the card therefore minimizing the temperature rise to these devices. In comparison, a typical thermal frame simply sits on top of the PWB and forces heat to flow through the PWB, which has a high thermal resistance compared to aluminum.

#### Figure 3: TherMax diagram

A TherMax thermal frame eliminates the PWB heat rise inherent in a standard thermal frame

#### **Typical Thermal Frame**





#### Full-width Thermal Interface to Back-side Slot Wall

To minimize the temperature rise from the mating slot wall of conduction-cooled enclosures to the back-side thermal interface region of the VME-186, the VME-186 thermal frame maximizes the thermal interface area by extending the frame to the full width of the card, as illustrated in Figure 3. This deviation from the IEEE 1101.2 standard, which calls for the thermal frame to be notched for compatibility with card guides in standard aircooled chassis, has the benefit of lower card operating temperatures and increased long term reliability. During test and integration activities where it may be desirable to install a conduction-cooled VME-186 into an air-cooled card-cage, this can normally be accomplished simply by removing the card guides.

#### Figure 4: Card-edge Profile Deviates from IEEE 1101.2

VME-186 Card-Edge Profile is Optimized to Provide a Fullwidth Thermal Interface to the Back-side Slot Wall



## **Software Support**

## Continuum Software Architecture (CSA)

The VME-186 is supported by a suite of firmware, RTOS BSPs, communication libraries and signal processing libraries. The Continuum Software Architecture is Curtiss-Wright's suite of firmware and BSP APIs common to SBCs (VME, CPCI and VPX) and multi-processor boards. Developers of mixed systems will find a common set of features and software interfaces for all future processing products from Curtiss-Wright. The Continuum Software Architecture is comprised of:

10



#### **Continuum Firmware Monitor**

The monitor provides a command line interface over serial port or Ethernet to allow a user to perform a variety of system integration activities with the card. The monitor provides debug and display commands, diagnostic results display and exerciser controls, non-volatile memory programming and declassification and programming of parameters used to control boot-up and diagnostics.

## Continuum Built-in Test (BIT)

BIT is a library of diagnostic routines to support Power-up BIT (PBIT), Initiated BIT (IBIT), and Continuous BIT (CBIT) designed to provide 95% fault coverage.

#### **Operating System Software**

The VME-186 is supported with an extensive array of software items, which cover all facets of developing application code for the board. Users have the option of choosing to develop with a variety of operating systems and development tools. The following operating systems are supported or planned for the VME-186:

- Wind River<sup>®</sup> VxWorks<sup>®</sup> 6.x, Workbench<sup>®</sup> 3.x Part Number DSW-186-0006-CD
- Wind River<sup>®</sup> Linux<sup>®</sup> (4.x) Part Number: DSW-186-6400-LNX
- INTEGRITY available from Green Hills Software

| Cable Number    | Connects To                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CBL-184-FPL-000 | Front panel in all pin-out modes | Front panel break-out cable for SVME-184 providing two 9-pin D connectors for EIA-232 ports, one RJ-45 jack for GbE, one USB type A receptacle, and one push-button reset switch.                                                                                                                                                                                                                                                                                           |
| CBL-182-P0-000  | PO in all pin-out modes          | PO break-out cable for 182/183/184 in all pin-out modes. Provides RJ-45 Jack for 10/100/1000Base-T Ethernet interface, 25-pin female D connector for TTL discretes, USB type A receptacle for USB port 2, and PMC I/O on 78-way connector. Also includes reset switch.                                                                                                                                                                                                      |
| CBL-183-P2-000  | P2 in pin-out Mode 0 (no IPM)    | P2 break-out cable for 182/183/184 in pin-out Mode 0. Provides separate branches and connectors for two 9-pin D connectors for EIA-232 ports, RJ45 jack for Ethernet, and 18x-standard 78-way connector for PMC I/O.                                                                                                                                                                                                                                                        |
| CBL-183-P2-006  | P2 in pin-out Mode 6             | P2 breakout connector for 181/182/183/184 in pin-out Mode 6. Provides two 9-pin D connectors for EIA-232 ports, four 25-pin D connectors for EIA-422/485 ports, RJ45 jack for Ethernet, and 18x-standard 78-way connector for PMC I/O.                                                                                                                                                                                                                                      |
| CBL-183-P2-009  | P2 in pin-out Mode 8 and 9       | P2 break-out for 182/183/184 in Mode 8 (single MIL-STD-1553) and Mode 9 (dual MIL-<br>STD-1553). Provides separate branches and connectors for the transformer-coupled MIL-STD-1553<br>signals, MIL-STD-1553 configuration inputs, two EIA-232 ports, two EIA-232/422/485 ports, RJ-45<br>jack for Ethernet, and PMC I/O on 18x-standard 78-way connector. Connectors for MIL-STD-1553<br>signals are 3-lug Twinax bulkhead jack connectors, Trompeter part number BJ79-47. |
| CBL-182-P2-010  | P2 in pin-out Mode 10            | P2 break-out for 182/183/184 in Mode 10. Provides separate branches and connectors for two EIA-232 ports, two EIA-232/422/485 ports, GbE, and PMC I/O on 78-way connector.                                                                                                                                                                                                                                                                                                  |
| CBL-183-P2-011  | P2 in pin-out Mode 11            | P2 break-out cable for 183/184 in Mode 11. Provides separate branches and connectors for<br>one MIL-STD-1553 channel, MIL-STD-1553 configuration inputs, two EIA-232 ports, two EIA-<br>232/422/485 ports, GbE, two SATA ports, and PMC I/O on 78-way connector. Connectors<br>for MIL-STD-1553 signals are 3-lug Twinax bulkhead jack connectors, Trompeter part number<br>BJ79-47.                                                                                        |
| CBL-183-P2-012  | P2 in pin-out Mode 12            | P2 break-out cable for 183/184 in Mode 12. Provides separate branches and connectors for two EIA-232 ports, two EIA-232/422/485 ports, GbE, two SATA ports, and PMC I/O on 78-way connector.                                                                                                                                                                                                                                                                                |
| CBL-186-JTAG    | VME-186 JTAG COP Cable           | Connects to 186 test connector and provides standard 2x8 .1" pitch header for JTAG/COP emulators. Can also be used on the VPX6-187.                                                                                                                                                                                                                                                                                                                                         |



#### **Power Consumption**

See Table 6 for power consumption for the VME-186 standard product variant base-cards. Power consumption increases as operating temperature rises. Table 6 values are for the highest rated operating temperature while executing a test application, generating CPU processing loads and data traffic representative of a typical customer application. The VME-186 is designed to run off 5 V, and does not draw current from the other voltage rails for normal operation. Hence, power consumption in the table below is for 5 V only. The PMC site always draws power from the 5 V rail. The XMC site is provided with VPWR (+5 V).

See Table 8 for power consumption for the IPMs available with the VME-186.

#### Table 6: Variant Power Requirements

| Ruggedization Level     | Part Number   | Reference Configuration                   | Max Typical<br>Power (W) |
|-------------------------|---------------|-------------------------------------------|--------------------------|
| Level 0                 | SVME-186-0000 | P4080 @ 1.2 GHz 2 GB DDR3 8 GB NAND AC0   | 44                       |
| Air-cooled              | SVME-186-0200 | P4040 @ 1.2 GHz 2 GB DDR3 8 GB NAND AC0   | 41                       |
| Level 100<br>Air-cooled | SVME-186-1000 | P4080 @ 1.2 GHz 2 GB DDR3 8 GB NAND AC100 | 52                       |
|                         | SVME-186-1200 | P4040 @ 1.2 GHz 2 GB DDR3 8 GB NAND AC100 | 48                       |
| Level 200               | DMV-186-2000  | P4080 @ 1.2 GHz 2 GB DDR3 8 GB NAND C200  | 52                       |
| Conduction-cooled       | DMV-186-2200  | P4040 @ 1.2 GHz 2 GB DDR3 8 GB NAND C200  | 48                       |

Notes:

1. Typical power is measured power while running stress test software that exercises CPU and board functions. The actual power consumption observed will vary by application.

2. For thermal design considerations, Curtiss-Wright recommends adding 5% to the typical power consumption values. For power supply sizing, Curtiss-Wright recommends adding 20% to the typical power consumption values.

| Voltage   | Ruggedization<br>Level | Max Typical<br>Current Amps | Comments                 |
|-----------|------------------------|-----------------------------|--------------------------|
| . 5       | Level 0                | 8.8                         |                          |
| +5        | Level 100/200          | 10.3                        |                          |
| +3.3 V    | All levels             | 0                           | Not used                 |
| +/-12 V   | All levels             | 0                           | Only routed to PMC sites |
| +5V STDBY | All levels             | 50 ma                       |                          |

#### Table 7: Typical Maximum Current Requirements

Notes:

 For thermal design considerations, Curtiss-Wright recommends adding 5% to the typical power consumption value. For power supply sizing, Curtiss-Wright recommends adding 20% to the typical power consumption value.

#### Table 8: IPM Power Requirements

|     | Ruggedization Level                                          | Typical Power<br>(Watts) (see note) |
|-----|--------------------------------------------------------------|-------------------------------------|
| All | Mode 6 IPM                                                   | 2                                   |
| All | Mode 9 IPM with both MIL-STD-1553<br>channels at 50% Tx time | 5                                   |
| All | Mode 9 IPM with both MIL-STD-1553<br>channels at 25% Tx time | 3                                   |
| All | Mode 11 IPM with MIL-STD-1553<br>channels at 50% Tx time     | 4                                   |
| All | Mode 11 IPM with MIL-STD-1553<br>channels at 25% Tx time     | 3                                   |
| All | Mode 12 IPM                                                  | 2                                   |

Notes:

 For thermal design considerations, Curtiss-Wright recommends adding 5% to the typical power consumption. For power supply sizing, Curtiss-Wright recommends adding 20% to the typical power consumption.



## **Specifications**

The tables below show the power, dimensions and weight characteristics of the card.

#### Table 9: VME-186 Dimensions and Weight

| Option                       | Dimensions           | Weight (grams) |
|------------------------------|----------------------|----------------|
| Air-cooled 0.8" Level 0      | per ANSI/VITA 1-1994 | 605            |
| Air-cooled 0.8" Level<br>100 | per ANSI/VITA 1-1994 | 610            |
| Conduction-cooled            | per IEEE 1101.2**    | 879            |
| IPM                          | -                    | 39(max)        |

Notes: The air-cooled format is designed to fit chassis with 0.8" slot.

## Table 10: SVME-186 Cooling Requirements

| Configuration                 | Temperature Range | Air-Flow |
|-------------------------------|-------------------|----------|
| Quad Core P4080 up to 1.2 GHz | -40°C to 71°C     | 15 CFM   |

Notes: Air-flow is specified for sea-level conditions. The temperature refers to the inlet temperature at the card. The air-flow specifications are for worst case (highest power) conditions, without any PMC/ XMCs installed. Curtiss-Wright can supply additional recommendations for specific power/temperature/altitude scenarios and pressure drop characteristics of the VME-186 support the design and testing of cooling subsystems.

## **Ruggedization Levels**

Air-cooled cards are available in Levels 0 and 100.

Conduction-cooled cards are available in conduction-cooled Levels 100 and 200. See the Curtiss-Wright Ruggedization Guidelines fact sheet for more information. Level 100 is via customer's specific request only.



# **Ordering Information**

\_ . . . . \_ . \_ . . . . .

The VME-186 is ordered with the following part numbers. Not all possible configurations are offered. Consult Curtiss-Wright for available configurations. Options highlighted will be available as standard product with the following limitations:

- Contact factory for other variants
- All others available as customer specific variants with CM Service
- Level 100 Conduction-cooled will be available as customer specific variants

| SVME/DMV - 186 - xyzz |                                                              |
|-----------------------|--------------------------------------------------------------|
|                       | I/O mode IPM Options: 0, 6, 9, 10, 11, 12                    |
|                       | Core Processing:                                             |
|                       | 0: P4080 1.2 GHz, 2 GB SDRAM, 512 MB Flash 8 GB NAND         |
|                       | 1: P4080 1.2 GHz, 4 GB SDRAM, 512 MB Flash 8 GB NAND         |
|                       | 2: P4040 1.2 GHz, 2 GB SDRAM, 512 MB Flash 8 GB NAND         |
|                       | 3: P4040 1.2 GHz, 4 GB SDRAM, 512 MB Flash 8 GB NAND         |
|                       | 4: P4080 1.2 GHz, 2 GB SDRAM, 512 MB Flash 8 GB NAND, no VME |
|                       | 5: P4080 1.2 GHz, 4 GB SDRAM, 512 MB Flash 8 GB NAND, no VME |
|                       | 6: P4040 1.2 GHz, 2 GB SDRAM, 512 MB Flash 8 GB NAND, no VME |
|                       | 7: P4040 1.2 GHz, 4 GB SDRAM, 512 MB Flash 8 GB NAND, no VME |
|                       | 8: Custom configuration                                      |
|                       | 9: Reserved                                                  |
|                       |                                                              |
|                       | Ruggedization Level:                                         |
|                       | 0: 0 to 50°C                                                 |
|                       | 1: -40 to 71°C (only for air-cooled)                         |
|                       | 2: -40 to 85°C                                               |
|                       | 4: Custom environment                                        |
|                       |                                                              |
|                       | Model Number                                                 |
|                       |                                                              |
| ► <b>►</b>            | Cooling Method:                                              |
|                       | SVME – air-cooling                                           |
|                       | DMV – conduction-cooling                                     |

#### Warranty

This product has a one year warranty.

#### **Contact Information**

To find your appropriate sales representative:

Website: <u>www.cwcdefense.com/sales</u>

Email: <u>defensesales@curtisswright.com</u>

# **Technical Support**

For technical support:

Website: <u>www.cwcdefense.com/support</u>

Email: <a href="mailto:support1@cwcembedded.com">support1@cwcembedded.com</a>

The information in this document is subject to change without notice and should not be construed as a commitment by Curtiss-Wright Controls Defense Solutions. While reasonable precautions have been taken, Curtiss-Wright assumes no responsibility for any errors that may appear in this document. All products shown or mentioned are trademarks or registered trademarks of their respective owners.

Curtiss-Wright Controls Defense Solutions / cwcdefense.com